Reg. No. : E N G G T R E E . C O M Question Paper Code: 30138 B.E./B.Tech. DEGREE EXAMINATIONS, APRIL/MAY 2023. For More Visit our Website EnggTree.com ## Third Semester Electronics and Communication Engineering EC 3352 — DIGITAL SYSTEMS DESIGN (Common to Electronics and Telecommunication Engineering) (Regulations 2021) Time: Three hours Maximum: 100 marks Answer ALL questions. PART A — $(10 \times 2 = 20 \text{ marks})$ - Convert the decimal number 431 to binary. - 2. State DeMorgan's theorem. - 3. What is an encoder? - 4. State the difference between parity generator and parity checker. - 5. How are the outputs of Mealy model and Moore model decided? - 6. What is a universal shift register? - 7. When does a race condition exist in an asynchronous sequential circuit? - 8. What is the cause of an essential hazard? - Define noise margin. - List the types of ROMs with their expansion. PART B $$-$$ (5 × 13 = 65 marks) 11. (a) (i) Simplify the Boolean function (BC'+A'D)(AB'+CD') to a minimum number of literals. (6) ## EnggTree.com (ii) Express the following function as a sum of minterms and as a product of maxterms: $$F(A, B, C, D) = B'D + A'D + BD$$ (4 + 3) Or - (b) Simplify the following function using Karnaugh map and implement it with two level NOR gate circuits. F = wx' + y'z' + w'yz'. (13) - (a) Implement a full adder with two half adders and an OR gate by deriving Boolean expression from its truth table and draw the logic circuit. (13) Or (b) Implement the following function with a multiplexer. $$F(A,B,C,D) = \sum_{i=0}^{\infty} (0,2,5,8,10,14)$$ (13) (a) Explain the principle of JK flip flop with logic diagram, graphic symbol, characteristic table, and characteristic equation. (13) Or www.EnggTree.com - (b) Describe the principle of BCD ripple counter with state diagram and logic diagram. (13) - 14. (a) Find a critical race-free state assignment for the reduced flow table shown in Figure Q 14 (a). (13) 00 01 11 10 a (a) d (a) c b a (b) (b) d c d @ b @ $\mathbf{a}$ $\mathbf{a}$ $\mathbf{a}$ $\mathbf{a}$ e f c (e) c f fb b a fb Figure 14 (a). Or 30138 ## EnggTree.com | | (b) | Describe various types of hazards and the methods to eliminate hazar in combinational and sequential circuits. | | | | nate hazards<br>(13) | | |-----|-----|------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------|------------------------------------------------|-----------------------|--| | 15. | (a) | (i) Draw and explain CMOS logic circuits. | | | (7) | | | | | | (ii) Expla | in a TTL ga | e with totem pole out | tput. | (6) | | | | | | | Or | | | | | | (b) | (i) Using 512 × | 64 × 8 F<br>8 ROM with | OM chips with an 8 chips and a decode | enable input,<br>er. | construct a (7) | | | | | (ii) Draw a PLA circuit to implement the functions | | | | (6) | | | | | $F_1 = A'B + AC + A'BC'$ $F_2 = (AC + AB + BC)$ | | | | | | | | | | PAR | T C (1 × 15 = 15 m | arks) | | | | 16. | (a) | Simplify th | e following | Boolean function by u | olean function by using the tabulation method. | | | | | | $F = \sum (0,1,2,8,10,11,14,15)$ | | | | (15) | | | | | | | Or | | | | | | (b) | A sequential circuit has two JK flip flops A and B and one input X. The circuit is described by the following flip flop input equations. | | | | | | | | | $J_A = x$ $K_A = B$ www.EnggTree.com<br>$J_B = x$ $K_B = A'$ | | | | | | | | | (i) Derive the state equations A $(t + 1)$ and B $(t + 1)$ input equations for the J and K variables. | | | | bstituting the<br>(8) | | | | | (ii) Draw the state diagram of the circuit. | | | | (7) | | | | | | | × | | | |